

# CONSUMER MICROCIRCUITS LTD



Obsolete Product - For Information Only -Publication D/409/3 February 1985

## Features

- 1200 Baud FFSK Modem
- Single Chip CMOS LSI
- Low Power Operation
- On-Chip Bandpass Filter
- On-Chip Clock Recovery



- Carrier Detect Facility
- Full Duplex 1200 Baud
- Choice of Package Styles



Fig. 1 Internal Block Diagram

#### Drivi Description

The FX409 is a single chip CMOS LSI circuit which operates as a 1200 baud FFSK modem. The mark and space frequencies are 1200Hz and 1800Hz phase continuous and the frequency transitions occur at the zero crossing point. The transmitter and receiver will work independently, thus providing full duplex operation at 1200 baud. The baud rate, transmit mark and space frequencies, TX synchronisation and RX synchronisation are all derived from an on-chip crystal oscillator for high stability and an external 1.008MHz crystal is required for this purpose. The device includes circuitry for carrier detect and facility for the RX clock recovery circuitry. An on-board switched capacitor 900Hz—2100Hz bandpass filter provides optimum noise filtration. The use of switched capacitor analogue filters and digital signal processing results in excellent dynamic performance with few external components, the CMOS process and current saving techniques offer low standby supply current for portable battery powered applications.

| D.I.L.<br>FX409J | Quad Plastic<br>FX409L/LV1 |                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>,</u> 1       | 1                          | Xtal/Clock: The input to an on-chip inverter for use with a 1.008MHz xtal. Alternatively a 1.008MHz clock may be used.                                                                                                                                                                                                                                           |
| 2                | 2                          | Xtal: Output of on-chip inverter.                                                                                                                                                                                                                                                                                                                                |
| 3                | 3                          | <b>TX Sync O/P:</b> A 1200Hz squarewave used to synchronize the input of logic data and transmission of the FFSK signal (see Fig. 4).                                                                                                                                                                                                                            |
| 4                | 4                          | No Connection: Leave open circuit.                                                                                                                                                                                                                                                                                                                               |
| 5                | 5                          | <b>TX Signal O/P</b> : With transmitter disabled, this pin is set to a high impedance state. When transmitter is enabled, this pin outputs the 1200/1800Hz (140 step pseudo-sinewave) FFSK signal (see Fig. 4).                                                                                                                                                  |
| 6                | 7                          | <b>TX Data I/P:</b> Serial logic data to be transmitted, is input to this pin and synchronized by the "TX Sync O/P" (see Fig. 4).                                                                                                                                                                                                                                |
| 7                | 8                          | <b>TX Enable:</b> A logic 1 applied to this input will put the transmitter into powersave whilst forcing "TX Sync O/P" to logic 1 and "TX Signal O/P" to a high impedance state. A logic 0 will enable the transmitter (see Fig. 4). Note: this input should be tied to either VSS or VDD (no internal pull up).                                                 |
| 8                | 9                          | No Connection: Leave open circuit.                                                                                                                                                                                                                                                                                                                               |
| 9                | 10                         | <b>RX Enable:</b> A logic 0 applied to this input will put the receiver into powersave whilst forcing "Clocked Data O/P", "Unclocked Data O/P" and "Carrier Detect" to logic 0. A logic 1 will enable the receiver (see Figures 2 & 5). "RX Sync Out" may be logic 1 or 0 during powersave. Note: This input should be tied to VSS or VDD (no internal pull up). |
| 10               | 11                         | <b>Bias:</b> Provides bias internally and should be decoupled externally to VSS by a capacitor (see Fig 2).                                                                                                                                                                                                                                                      |
| 11               | 12                         | VSS: Negative supply.                                                                                                                                                                                                                                                                                                                                            |
| 12               | 13                         | <b>Unclocked Data O/P:</b> This pin outputs recovered asynchronous serial data from the receiver.                                                                                                                                                                                                                                                                |
| 13               | 14                         | <b>Clocked Data O/P:</b> This pin outputs recovered synchronous serial data from the receiver and is internally latched out by a recovered clock appearing on the "RX Sync O/P" pin (see Figures 2 & 5).                                                                                                                                                         |
| 14               | 15                         | Carrier Detect: This pin will output a logic 1 when FFSK Signal is being received.                                                                                                                                                                                                                                                                               |
| 15               | 16                         | RX Signal I/P: This is the FFSK signal input pin for the receiver (see Figures 2 & 5).                                                                                                                                                                                                                                                                           |
| 16               | 17                         | No Connection: Leave open circuit.                                                                                                                                                                                                                                                                                                                               |
| 17               | 18                         | <b>RX Sync O/P:</b> This is a flywheel 1200Hz squarewave output which upon presentation of FFSK data signal is synchronised internally to the incoming data (see Figures 2 & 5).                                                                                                                                                                                 |
| 18               | 19                         | No Connection: Leave open circuit.                                                                                                                                                                                                                                                                                                                               |
| 19               | 20, 21                     | No Connection: Leave open circuit.                                                                                                                                                                                                                                                                                                                               |
| 20               | 22                         | Limiter Decouple Limiter decoupling (see Fig. 2)                                                                                                                                                                                                                                                                                                                 |
| 21               | 23                         | No Connection: Leave open circuit.                                                                                                                                                                                                                                                                                                                               |
| 22               | 24                         | VDD: Positive supply.                                                                                                                                                                                                                                                                                                                                            |
|                  | 1                          |                                                                                                                                                                                                                                                                                                                                                                  |



±20

±20 ±20

1

3. These inputs must be tied to either VSS or VDD. DO NOT LEAVE

FLOATING. 4. R2, C5 may be used to further decouple power supply noise (R2, C5 typically 300µs).



Fig. 3 FX409 Test set-up

Fig. 2 External Component Connections

\* Incorporates an attenuator & 5kHz BW noise generator.

# **Absolute Maximum Ratings**

Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied.

| Supply voltage                             | -0.3V to 7.0V                     |  |
|--------------------------------------------|-----------------------------------|--|
| Input voltage at any pin (ref VSS = $OV$ ) | -0.3V to (VDD + 0.3V)             |  |
| Output sink/source current (total)         | 20mA                              |  |
| Operating temperature range: FX409J        | -30°C to + 85°C                   |  |
| FX409L/LV1                                 | $-30^{\circ}$ C to + 70°C         |  |
| Storage temperature range: FX409J          | $-55^{\circ}C$ to $+125^{\circ}C$ |  |
| FX409L/LV1                                 | $-40^{\circ}$ C to + 85°C         |  |
| Maximum device dissipation:                | All versions 100mW                |  |

## **Operating Limits**

 $VDD = +5V, T_A = 25^{\circ}C, \phi = 1.008MHz$  (Xtal),  $\Delta f \phi = 0$ 

All characteristics measured using the standard test circuit (figure 3) with the following test parameters and is valid for all tests unless otherwise stated: 0dB reference 300mV rms

300mV rms (band limited 5kHz gaussian white noise)

Noise

SNR ratio measured in bit rate bandwidth (1200Hz)

| Characteristics                          | See Note | Min                 | Тур       | Max       | Unit             |  |  |
|------------------------------------------|----------|---------------------|-----------|-----------|------------------|--|--|
| Static Characteristics                   |          |                     |           |           |                  |  |  |
| Supply volts                             |          | 4.5                 | 5.0       | 5.5       | V                |  |  |
| Supply current: RX (Enabled) TX (Disable | ed)      |                     | 2.7       | 3.4       | mA               |  |  |
| RX (Enabled) TX (Enabled                 | d)       |                     | 3.8       | 4.4       | mA               |  |  |
| RX (Disabled) TX (Disabled)              | ed)      |                     | 450       | 950       | μA               |  |  |
| Logic 1 level                            |          | 80% VDD             |           |           | V                |  |  |
| Logic 0 level                            |          |                     |           | 20% VDD   | V                |  |  |
| Digital O/P Impedance                    |          |                     | 1         |           | kΩ               |  |  |
| Analogue and Digital input impedance     |          | 100                 |           |           | kΩ               |  |  |
| TX O/P impedance                         |          |                     |           | 10        | kΩ               |  |  |
| On-chip crystal oscillator:              |          |                     |           |           |                  |  |  |
| R in                                     |          | 10                  |           |           | MΩ               |  |  |
| Rout                                     |          | 5                   |           | 15        | kΩ               |  |  |
| Inverter gain                            |          | 10                  |           | 20        | dB               |  |  |
| Gain Bandwidth Product                   |          | 3 x 10 <sup>6</sup> |           |           |                  |  |  |
| Crystal frequency                        | 1        |                     | 1.008     |           | MHz              |  |  |
| Dynamic Characteristics                  |          |                     |           |           |                  |  |  |
| Receiver:                                |          |                     |           |           |                  |  |  |
| Signal Input: Dynamic range (50dB SNR)   | 2        | 100                 |           | 1000      | mV rms           |  |  |
| (12dB SNR)                               | _        | 100                 |           | 700       | mV rms           |  |  |
| Bit Error Rate: 12dB SNR                 | 2        |                     | 1.3       |           | 10 <sup>-3</sup> |  |  |
| 20dB SNR                                 |          |                     | 1.0       |           | 10-7             |  |  |
| Receiver Synchronization 12dB SNR:       |          |                     |           |           |                  |  |  |
| Probability of bit 8 being correct       |          |                     | 0.99      |           |                  |  |  |
| Probability of bit 16 being correct      |          |                     | 0.995     |           |                  |  |  |
| Brobshilty of Corrier Detect heiner high |          |                     |           |           |                  |  |  |
| 12-ID CND after Lit 0                    |          |                     | 0.00      |           |                  |  |  |
| 120B SINK after Dit 8                    |          |                     | 0.99      | 0.98      |                  |  |  |
| IZUD SINN AILER DIL 10                   |          |                     | 0.999     | 0.995     |                  |  |  |
| Transmitter O/P                          |          |                     | 0.03      | 0.065     |                  |  |  |
|                                          |          | 1.0                 | 1 1       | 1 0       | M                |  |  |
| Output level variation 1200/1800Hz       |          | 1.0                 | 1.1       | 1.2       | v rms            |  |  |
| $\Omega/P$ distortion                    |          | 0                   | ±0.2      | ±1.0<br>E | ab<br>v          |  |  |
| 3rd harmonic distortion                  |          |                     | 2         | 2         | 70<br>0/         |  |  |
| Logic 1 carrier frequency                | 2        |                     | ∠<br>1200 | 3         | 70<br>Litz       |  |  |
| Logic 0 carrier frequency                | 3        |                     | 1200      |           | 1 1Z             |  |  |
| Isochronous distortion                   | 5        |                     | 1000      |           | 112              |  |  |
| 1200Hz – 1800Hz                          |          |                     | 43        |           |                  |  |  |
| 1800Hz – 1200Hz                          |          |                     | 29        |           | μο               |  |  |

Note: 1. Crystal tolerance depends on system requirements. 2. SNR (Bit Rate Bandwidth 1200Hz).

3. Depending on crystal tolerance.



3. 2µs Min + Crystal tolerance

4. DC = Don't Care, DV = Data Valid





 Minimum: 800μs Valid for FX409 Xtals Maximum: 865μs better than 1000 PPM.
 May latch High or Low.



Fig. 6 Receiver B.E.R. vs SNR

#### Package Outlines

The cerdip package of the FX409J is shown in *Figure 7.* The plastic encapsulated FX409L of *Figure 8* is supplied in the disposable carrier for handling convenience. The FX409LV1 of *Figure 9* is supplied in a conductive tray.

The FX409L/LV1 has an indent (spot) adjacent to Pin 1 and a chamfered corner between Pins 3 and 4 to allow complete identification. Pins number counter-clockwise when viewed from the top (indent side).

Fig. 7 FX409J D.I.L. Package



## Handling Precautions

The FX409J/L/LV1 is a CMOS LSI circuit which includes input protection. However, precautions should be taken to prevent static discharges which can cause damage.

## Fig. 9 FX409LV1 Package



NOTE: All dimensions in mm. Angles in degrees

| DIMENSION | MAX.    | MIN.         | DIMENSION             | MAX. | MIN  |
|-----------|---------|--------------|-----------------------|------|------|
| ^_        | Datum & | Symmetry     | м                     | 1.0  | 0.8  |
| B-(       | batam a | oyninica y   | N                     | 1.15 | 1,0  |
|           | 10.25   | 10.0         | Р                     | 6.0° | 5.0° |
| D         | 6.38    | 6.32         | R                     | 5.5° | 4.5° |
| Е         | 10.25   | 10.0         | S                     | 1.40 | 1.14 |
| F         | 0.55    | 0.47         | diti <b>, T</b> iriti | 0.22 | 0.16 |
| G         | 6.38    | 6.32         | V                     | 3.02 | 2.44 |
| H         | 1.30    | 1.24         | W/                    | 0.07 | _    |
| J         | 3.40    | 3.33         |                       |      |      |
| к         | 15.65   | - <u>-</u> - |                       |      |      |
| L         | 1.0     | 0.85         |                       |      |      |
|           |         |              |                       |      |      |

#### Ordering Information

// 0.07 W

FX409J 22-pin Cerdip D.I.L.
FX409L 24-pin quad plastic encapsulated.
FX409LV1 24-pin quad plastic encapsulated, bent and cropped.

CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied and CML reserves the right at any time without notice to change the said circuitry.